# Intel IPU/SmartNIC推动数据中心基础架构演进

Houston Tang, Rosen Xu



#### **LEGAL DISCLAIMER**

- Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.
- Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit <a href="http://www.intel.com/performance">http://www.intel.com/performance</a>.
- Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit <a href="http://www.intel.com/performance">http://www.intel.com/performance</a>.
- Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.
- No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.
- Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.
- © 2021 Intel Corporation. Intel, the Intel logo, Agilex Stratix, Arria, and Xeon are trademarks of Intel Corporation in the U.S.
- and/or other countries. \*Other names and brands may be claimed as property of others.

# IPU/SmartNIC Platforms

#### Classic Server Architecture



#### Cloud Server Architecture



#### Broad Infrastructure Acceleration Portfolio

#### **Dedicated ASIC IPU**

Performance and power optimized

Optimized secure networking and storage pipeline





#### Intel® FPGA Based IPU Platforms



- 2x25GGbps IPU Platform
- Intel® Xeon® D Hewitt Lake processor
- Intel® Stratix® 10 DX FPGA
- 2 x PCle Gen 3 x 8



- 2x100Gbps IPU Platform
- Intel® Xeon® D Ice Lake processor
- Intel® Agilex® FPGA
- 2 x PCle Gen 4 x16



- 2x100Gbps SmartNIC Platform
- Intel® Agilex® FPGA
- PCle Gen 4 x16

### Intel FPGA SmartNIC Platform for Cloud Route to Market – ADP

**Optional** 

+HW Ref

+Software

+Bitstream

SmartNIC Development Platform From Intel PSG

SmartNIC Products From 3<sup>rd</sup> Parties



**End Customers** 

Intel's Role
Deliver & Support
Reference Platform
(H/W & S/W)

Partner Role
Production SmartNIC
&
Solution Support

### Leading CSPs are Driving Infrastructure Acceleration



- vSwitch widely deployed by CSPs
- First step for most customers
- Infrastructure services accelerated



- Storage throughput increasing
  - Second step for many customers



- Inline ops can be accelerated
  - Often paired with storage



- Tenants rent entire physical server
  - Bare metal value
  - Improved performance predictability and security for tenant
  - Better isolation for landlord

# IPU/SmartNIC Software Highlight

#### Full-Stack Solution



- Virtio SW Ecosystem(net/blk 0.95 and 1.0)
- Virtualization Private Cloud(VPC) is powered by DPDK
- Elastic Block Storage(EBS) is powered by SPDK
- Virtualization and Bare Metal scenarios
- Elastic End Point(PFs/VFs)
- UEFI boot with virtio-blk and PXE virtio-net

#### Virtualization Private Cloud Acceleration



#### Data path accelerated by HW

- High throughput
- Committed bandwidth and low latency
- OvS full offload (L2/L3/VxLAN/Geneve/CT/NAT/Meter/GSO)
- High-capacity flow tables

#### Control plane running in SoC

- OvS DPDK based slow path
- Rte\_flow, Rte\_mtr API implementation
- Port Representor for host interface
- Rte eth bonding for LAG

#### SW Ecosystem affinity

- Base on OpenSource Community baseline package
- No aware of API change from applications
- Reconfigurability and programmability with SW iteration and evolution

## OvS Tunnel Offload Challenge



- There are 2 bridges in OVS instance
  - Br-int: VMs connection and VxLAN/Geneve tunnel access
  - Br-LAN: VxLAN/Geneve peer connection
- Bridges are connected by vport
  - VxLAN/Geneve pop/push
  - Packet recircle in SW pipeline
- Difference between OvS SW pipeline and HW acceleration
  - Encap and Decap are basic operations supported by HW
  - It's not friendly for HW to aware of vport

# OvS Tunnel Encap Full Offload

- VxLAN/Geneve Encap tnl\_push
  - Executed by one netdev rte\_flow
  - Entire packet header and Encap date in one flow
  - Easily to reuse existing DPDK rte\_flow offload process



# OvS Tunnel Decap Full Offload

- VxLAN/Geneve Decap tnl\_pop
  - Executed by two netdev rte\_flow
  - Decap tunnel and forward to vport in 1st netdev rte\_flow
  - Packets recircled in OvS SW pipeline and execute 2nd netdev rte\_flow
  - Focusing on association for two netdev rte\_flow



# OvS ConnTrack Offload Challenge



#### OvS ConnTrack DPDK Flow Chain

- DPDK is enhanced to support flow recirc
  - OvS recirc\_id is represented by rte\_flow\_attr->group
  - Implement RTE\_FLOW\_ACTION\_TYPE\_JUMP action
  - For HW supports recircle, it's easy to mapping rte flow chain to HW pipeline
  - For HW doesn't support recircle, rte\_flow chain merging is necessary
- ConnTrack state offload
  - For HW implemented ConnTrack FSM State of every packet remains consistent between SW and HW
  - For HW doesn't implemented ConnTrack FSM Making the decision to offload in packets in 'est' state



# Elastic Block Storage Acceleration



- Storage offload
  - SPDK based acceleration
  - IO pass to SoC SPDK
- Remote storage
  - NVMe-over Fabric target
  - Ceph RBD target
  - iSCSI target
  - Storage Volume Resize
  - QoS and Bond
- Remote boot
  - Virtualization scenario, it's what it is
  - BM scenario, UEFI OptionROM virtio driver probe and boot
  - Cloud remote boot, legacy PXE boot

#